Show simple item record

dc.contributor.authorYewale, Shubhara
dc.contributor.authorGamad, Radheshyam
dc.date.accessioned2016-11-14T11:56:35Z
dc.date.available2016-11-14T11:56:35Z
dc.date.issued2012-04
dc.identifier.citationWireless Engineering and Technology, 2012, 3, 90-95en_US
dc.identifier.urihttp://dx.doi.org/10.4236/wet.2012.32015
dc.identifier.urihttp://hdl.handle.net/123456789/1230
dc.description.abstractThis paper presents an improved method for design of CMOS comparator based on a preamplifier-latch circuit driven by a clock. Design is intended to be implemented in Sigma-delta Analog-to-Digital Converter (ADC). The main advantage of this design is capable to reduce power dissipation and increase speed of an ADC. The design is simulated in 0.18 μm CMOS Technology with Cadence environment. Proposed design exhibits good accuracy and a low power consumption about 102 μW with operating sampling frequency 125 MHz and 1.8 V supply. Simulation results are reported and compared with earlier work done and improvements are observed in this work.en_US
dc.language.isoenen_US
dc.publisherScientific Research Publishingen_US
dc.subjectCMOS Comparatoen_US
dc.subjectLow Poweren_US
dc.subjectHigh Speeden_US
dc.subjectSigma-Delta ADC and Cadenceen_US
dc.titleDesign of Low Power and High Speed CMOS Comparator for A/D Converter Applicationen_US
dc.typeArticleen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record